MENU

Mobileye to adopt Imagination’s multicore CPU design

Mobileye to adopt Imagination’s multicore CPU design

Feature articles |
By Christoph Hammerschmidt



The I6500 has been architected to provide a highly scalable solution which can coherently implement optimized configurations of CPU cores within a cluster (‘Heterogeneous Inside’) as well as a variety of configurations of CPU clusters and GPU or accelerator clusters on a chip depending on the requirements of the system (‘Heterogeneous Outside’).

In a single cluster, designers can optimize power consumption with the ability to configure each CPU with different combinations of threads, different cache sizes, different frequencies, and even different voltage levels. Then, the latest MIPS Coherence Manager with an AMBA ACE interface to popular ACE coherent fabric solutions such as those from Arteris and Netspeed lets designers mix on a chip configurations of processing clusters – including PowerVR GPUs or other accelerators – for high system efficiency.

Based on a superscalar dual issue design implemented across generations of MIPS CPUs, Simultaneous Multi-threading (SMT) enables the execution of multiple instructions from multiple threads every clock cycle, providing higher utilization and CPU efficiency.

Real time hardware virtualization (VZ) allows designers to save costs by safely and securely consolidating multiple CPU cores with a single core, saving power where multiple cores are required, and dynamically and deterministically allocating CPU bandwidth per application. The combination of SMT with VZ in the I6500 offers “zero context switching” for applications requiring real-time response. This feature, alongside the provision of scratchpad memory, makes the I6500 suitable for applications which require deterministic code execution.


Acording to imagination, the I6500 CPU will be at the heart of heterogeneous coherent processing clusters in Mobileye’s next-generation EyeQ 5 SoC, which is designed to act as the central computer performing sensor fusion for Fully Autonomous Driving (FAD) vehicles starting in 2020, Imagination stated as it announced the new CPU.

The EyeQ5 will feature eight multi-threaded MIPS CPU cores coherently coupled with eighteen cores of Mobileye’s Vision Processors (VPs). The VPs are said to provide exceptional computing power within extremely low power budgets by combining Mobileye’s broad range of algorithms for mono/multi-camera driver assistance/ autonomous systems, supported by its special vision accelerators and Imagination’s MIPS CPUs for ultra-efficient, real-time processing and control.

According to Elchanan Rushinek, SVP engineering at Mobileye, the new multi-threaded MIPS CPUs helped the startup achieve over 6-fold performance increases with each successive generation of EyeQ SoCs, and he expects the EyeQ5 could be 8 times more performant.

Visit Imagination Technologies at https://imgtec.com/mips

Related news:

Why Intel got inside BMW-Mobileye deal

Lossy Imagination says there’s good signs in graphics

Imagination’s CEO steps down

If you enjoyed this article, you will like the following ones: don't miss them by subscribing to :    eeNews on Google News

Share:

Linked Articles
10s