
Moortec moves IP to TSMC 12FFC, opens in Poland
The process monitor IP enables the implementation of continuous dynamic frequency and voltage ccaling (DVFS) optimisation systems, monitor manufacturing variability across chip, gate delay measurements, critical path analysis, critical voltage analysis and also monitor silicon ageing. The monitor IP can also monitor analog (IO) supply domains and is also suitable to monitoring supply droops and perturbations.
The suite of IP cores includes a PVT controller to support multiple monitor instances, statistics gathering, and production test access.
Moortec has also opened a design center in Gdansk, Poland that will be managed by Szymon Gerka, with support from Moortec CTO, Oliver King.
Moortec is looking to recruit designers to come and work in Gdansk and elsewhere.
“We are looking forward to growing the team and continuing to provide highly accurate, highly featured monitoring IP to optimise the performance and reliability of today’s modern SoCs whether that be for consumer, telecommunications, datacentre and enterprise applications or for emerging markets such as automotive, IoT and AI,” said Ramsay Allen, vice president of marketing for Moortec Semiconductor.
Related links and articles:
White Paper:
Moortec: Embedded PVT monitoriing from 40nm to 7nm
News articles:
Moortec, UltraSoC team up on DVFS process monitors
Moortec temperature monitor now on TSMC 16FF+ and 16FFC
Monitor IP firm Moortec finds funds
