R&D group begins TSV chip pilot production
According to a statement issued Monday (Oct. 10) by one of its suppliers, Altatech Semiconductor SA, ASSID is developing enhanced 3-D integration, assembly and interconnection technologies to enable the heterogeneous integration of different chip functionalities within a single packaged device.
ASSID was established in 2009 by Saxony to stop the erosion of semiconductor manufacturing development around Dresden. At the time, the Saxon government claimed that ASSID would be the first research institute in the world dedicated to R&D on back-end 3-D chip production.
Altatech (Montbonnot, France) said ASSID is using a single-wafer, multi-chamber AltaCVD 300 system to deposit conformal dielectric liners inside TSVs to build 3-D system in package devices. The TSVs being filled have aspect ratios up to 10:1 and diameters as small as 10 microns, according to Altatech.
"We’re achieving excellent quality in film conformality, uniformity and integrity at low processing temperatures below 400°C," said M. Jürgen Wolf, manager of Fraunhofer IZM-ASSID, in a statement.
Also Monday, lithography and wafer bonding tool provider EV Group said it established a relationship with ASSID to jointly develop high-volume manufacturing processes for 3-D IC integration applications. The organizations will attempt to extend temporary bonding and de-bonding processes to support chip-to-wafer bonding with higher levels of topography (up to 600 microns thick)—a critical step in ramping 3-D IC technology to volume production, according to EV Group.
If you enjoyed this article, you will like the following ones: don't miss them by subscribing to :
eeNews on Google News