MENU

RTOS collaboration expands embedded RISC smart grid and medical developments

RTOS collaboration expands embedded RISC smart grid and medical developments

New Products |
By eeNews Europe



“Our collaboration with EnSilica not only represents an excellent opportunity to widen the range of platforms supported by Phoenix-RTOS but, we believe, it also releases the full potential of the eSi-RISC processor family,” said Paweł Pisarczyk, CEO of Polish software house Phoenix Systems. “The combination of Phoenix-RTOS and eSi-RISC will give customers a distinct commercial advantage in the upcoming smart grid market by allowing us to prepare fully integrated embedded smart grid solutions. Soon, Phoenix-RTOS will be integrated into a range of smart meters as well as medical devices such cardio-monitors.”
The collaboration between UK-based EnSilica and Phoenix Systems provides an embedded RTOS capable of fully using eSi-RISC’s hardware MMU with memory protection and security features such as data execution protection. It also paves the way for embedded power line and wireless smart grid solutions with the combination of Phoenix Systems’ proposed smart grid software protocol stacks and eSi-RISC’s support for custom instructions accelerating performance and improving PHY layer implementations.
Phoenix-RTOS is a fully proprietary, real-time operating system designed specifically for both single and multicore embedded applications. Its modularity and portability, coupled with a small footprint, virtual memory support and an advanced architecture that implements the latest operating system mechanisms and programming abstractions, are suited to highly configurable soft processor cores like the eSi-RISC family. The fully re-entrant and pre-emptive kernel supports scheduling strategies that allow for the prioritization of critical task execution. Additional components, such as TCP/IP and USB stacks, common file systems and POSIX interface, further leverage its potential for machine-to-machine communication and smart grid applications.
EnSilica’s eSi-RISC family provides a range of high quality, highly configurable embedded processors that are easy to integrate. The processor subsystem is delivered fully targeted to customers’ ASIC technology, thereby reducing integration effort. eSi-RISC processors provide the flexibility to define a range of hardware functions to optimize the silicon area. On–chip memory requirements are reduced through inter-mixed 16-bit and 32-bit instructions, resulting in good code density without compromising performance. The incorporation of a hardware MMU coupled with multiple execution privilege levels enable critical applications to be run separately to ensure they don’t interfere with one another. eSi-RISC is the only processor family scalable from 16-bits to 32-bits, starting from as low as 8.5k gates. It utilizes the industry standard GNU optimizing C/C++ compiler and Eclipse IDE for rapid software development, and supports efficient debugging on the target through a JTAG interface and hardware breakpoints. The development suite, which will include Phoenix-RTOS in the next release, is common to both 16-bit and 32-bit processors, protecting users’ software investment.
“The Phoenix-RTOS port significantly enhances the overall eSi-RISC ecosystem and opens up a whole host of potential new opportunities for our customers as well as further reducing time-to-market and the total cost of embedded development,” said Ian Lankshear, Managing Director of EnSilica. “We are, therefore, extremely pleased to collaborate with Phoenix Systems to rapidly implement the port of Phoenix-RTOS to our eSi-RISC family of soft processor cores.”
www.ensilica.com

If you enjoyed this article, you will like the following ones: don't miss them by subscribing to :    eeNews on Google News

Share:

Linked Articles
10s