MENU

Ultralow jitter clock distribution to ADCs, with multichip sync support

Ultralow jitter clock distribution to ADCs, with multichip sync support

Feature articles |
By eeNews Europe



This enables the LTC6954 to deliver the low jitter clocks necessary to achieve optimum signal-to-noise ratios (SNR) when driving high resolution data converters. Low jitter ADC clocking, for instance, is especially crucial when digitising high analogue frequencies such as RF or high IF signals, suiting the LTC6954 as a clocking solution in such systems.

The LTC6954 family includes four versions, offering various combinations of LVPECL and LVDS/CMOS output logic drives. This provides the flexibility to optimally connect to a large number of devices accepting different logic signals. Powered from a single 3.3V supply and programmed through SPI, the LTC6954 independently divides the input clock by any integer between 1 and 63, and also provides the capability to independently delay each of its outputs by 0 to 63 input clock cycles. This facilitates the creation of phase-shifted clocks necessary, for instance, for driving the ADCs of the I- and Q-channels in communications systems.

In addition to its capability as an independent clock distributor, the LTC6954 features Linear Technology’s EZSync synchroniation method. Triggered by a simple pulse, EZSync synchronisation aligns the rising edges of multiple outputs from one or multiple chips to produce repeatable and deterministic phase relationships between all clock divider outputs. The LTC6954 can pair up with the LTC6950 as a follower to expand the number of low jitter edge-aligned clock outputs generated by the LTC6950.

The LTC6954 is specified over the full operating junction temperature range of -40°C to 105°C and is offered in a 4 x 7 mm, 36-lead plastic QFN package with pricing starting at $7.50 (1000).

Linear Technology; www.linear.com/product/LTC6954

next; feature listing


Summary of Features: LTC6954

Low noise clock distribution suitable for high speed/high resolution ADC clocking

Additive jitter < 20 fsecRMS (12 kHz to 20 MHz)

Additive jitter < 85 fsecRMS (10 Hz to Nyquist)

1.8 GHz maximum input frequency (LTC6954-1 when DELAY = 0)

1.4 GHz maximum input frequency (LTC6954-1 when DELAY > 0, LTC6954-2, -3, -4)

EZSync clock synchronisation compatible

Three independent, low noise outputs

Four output combinations available

Three independent programmable dividers covering all integers from 1 to 63

Three independent programmable delays covering all integers from 0 to 63

-40°C to 105°C junction temperature range

If you enjoyed this article, you will like the following ones: don't miss them by subscribing to :    eeNews on Google News

Share:

Linked Articles
10s