MENU

Yugo Systems externalizes FPGA debug with new hardware

Yugo Systems externalizes FPGA debug with new hardware

Technology News |
By eeNews Europe



And together with its new launch, Yugo Systems is announcing a unique FPGA debug solution, Exostiv, claimed to deliver up to 200.000 times more observability at speed of operation than traditional embedded instrumentation solutions.

 

Exostiv vs. traditional and embedded LA solutions. The numbers show the relative observability provided by each solution.

We caught up with Frédéric Leens, Byte Paradigm’s CEO to learn more about this new venture.
“For a number of years, we have been actively designing with FPGAs and helping our customers debug their systems, and we suffered the same frustration that FPGA designers typically experience with the limited tools provided by FPGA vendors “, said Leens.

“Back in 2011, we started to investigate about a new hardware-based debug tools that could improve a designer’s access to FPGA’s internals. Although we had heard about Tabula doing interesting developments then, our research was geared towards improving the visibility of off-the-shelf FPGAs”.

“Typically, designers would want to see as much as possible of their design in operation, in realtime, but today’s embedded debug tools and built-in test are too light, only supporting a few kBytes’ worth of information at a time”, continues Leens.

With Exostiv, the company doesn’t require designers to put aside the FPGA’s internal memory for embedded debug and built-in test. Instead it externalizes the analysis through fast access points (configured in-system as dedicated IP) capable of feeding the data of more than 32,000 nodes over the FPGA multi-gigabit transceivers. Transferred through up to four 6.6Gb/s lanes to an external memory up to 8GByte, the data can then be further analysed using the company’s MYRIAD Waveform Viewer, designed to handle Terabytes of information.

 

Exostiv’s data flow.

In a whitepaper titled “FPGA verification tools need an upgrade”, Leens lists the debug limitations (economical or physical) that todays’ FPGA designers have to face, also highlighting the fact that in high-end FPGAs, the logic resources are increasing much faster than the amount of memory, making it unrealistic to rely on the FPGAs’ memory alone to extract info and look into the logic.

 

Although the new debug solution was developed in-house based on the company’s own expertise of commercially available FPGAs, Leens would welcome some form of partnership with FPGA vendors, whereby some of Yugo Systems’ IP could find its way as hardened blocks to further boost design observability.

For now, Exostiv is proposed in beta to specific key customers and will be fully available during the second quarter of 2015. Yugo Systems will reveal more details about features and pricing during the first quarter of 2015.

Visit Yugo Systems at www.yugosystems.com

Related articles:

Beyond programmability: full design observability at runtime

If you enjoyed this article, you will like the following ones: don't miss them by subscribing to :    eeNews on Google News

Share:

Linked Articles
10s